DocumentCode :
2740844
Title :
Sub-micron fully depleted lateral asymmetric channel SOI MOSFETs for analog and mixed mode applications
Author :
Deshpande, Hemant V. ; Cheng, B. ; Woo, Jason C S
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
54
Lastpage :
55
Abstract :
Recently, communication and other advanced applications have driven the development of system-on-a-chip (SOC) technology. Due to its rapid advances, fully depleted (FD) SOI CMOS is a very promising candidate for mixed mode and analog circuits (Flandre et al, 1999). In addition to potentially superior device performance, the SOI substrate provides much better device isolation, which is crucial for SOC applications. In the deep submicron regime, the lateral asymmetric channel (LAC) structures have shown better control of the short channel effects (SCE) such as Vth roll-off, and DIBL LAC devices also have higher current drive by exploiting the velocity overshoot phenomenon which is advantageous for high performance digital applications (Cheng et al, 1999). For analog applications, the device transconductance (gm), the intrinsic gain (gmRout) and the low frequency noise performance are other important parameters. In this paper, the LAC devices are compared with conventional devices in the submicron regime down to Ldrawn of 0.2 μm for analog and mixed mode applications
Keywords :
CMOS analogue integrated circuits; CMOS integrated circuits; MOSFET; mixed analogue-digital integrated circuits; semiconductor device measurement; semiconductor device noise; silicon-on-insulator; 0.2 micron; DIBL LAC devices; FD SOI CMOS; LAC devices; LAC structures; SOC applications; SOC technology; SOI substrate; Si-SiO2; analog applications; analog circuits; current drive; device isolation; device performance; device transconductance; digital applications; fully depleted SOI CMOS; fully depleted lateral asymmetric channel SOI MOSFETs; intrinsic gain; lateral asymmetric channel structures; low frequency noise performance; mixed mode applications; mixed mode circuits; short channel effects; system-on-a-chip technology; threshold voltage roll-off; velocity overshoot phenomenon; Analog circuits; CMOS analog integrated circuits; CMOS technology; Isolation technology; Los Angeles Council; MOSFETs; Performance gain; System-on-a-chip; Transconductance; Velocity control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 2000 IEEE International
Conference_Location :
Wakefield, MA
ISSN :
1078-621X
Print_ISBN :
0-7803-6389-2
Type :
conf
DOI :
10.1109/SOI.2000.892766
Filename :
892766
Link To Document :
بازگشت