Title :
Optimal and robust control for a small-area FLL
Author :
Albea, C. ; Puschini, D. ; Lesecq, S. ; Beigné, E.
Author_Institution :
LETI, CEA, Grenoble, France
Abstract :
Fine-grain Dynamic Voltage and Frequency Scaling (DVFS) is becoming a requirement for Globally-Asynchronous Locally-Synchronous (GALS) architectures. However, the area overhead of adding voltage and frequency control engines in each voltage and frequency island must be taken into account to optimize the circuit. A small-area fast-reprogrammable Frequency-Locked Loop (FLL) engine is a suited option, since its implementation in 32nm represents 0.0016mm2, being 4 to 20 times smaller than classical techniques used such as a Phase-Locked Loop (PLL) in the same technology. Another relevant aspect with respect to the FLL is the control design, which must be suited for low area hardware. In this paper, an analytical model of the system is deduced from accurate Spice simulations. It also takes into account the delay introduced by the sensor. From this model, an optimal and robust control law with a minimum implementation area is developed. The closed-loop system stability is also ensured.
Keywords :
SPICE; frequency control; frequency locked loops; optimal control; phase locked loops; robust control; voltage control; closed-loop system stability; fine grain dynamic frequency scaling; fine grain dynamic voltage scaling; frequency control engines; globally-asynchronous locally-synchronous architectures; optimal control; phase-locked loop; robust control; size 32 nm; small-area FLL; small-area fast-reprogrammable frequency-locked loop engine; voltage control engines; Delay; Frequency control; Frequency locked loops; Frequency measurement; Mathematical model; Robust control; Robustness; FLL; LMIs; Nano systems; disturbance rejection; optimization; robust control;
Conference_Titel :
Control & Automation (MED), 2011 19th Mediterranean Conference on
Conference_Location :
Corfu
Print_ISBN :
978-1-4577-0124-5
DOI :
10.1109/MED.2011.5983025