DocumentCode
2740971
Title
Technology mapping for low power
Author
Yeh, Chingwei ; Chang, Chin-Chao ; Wang, Jinn-Shyan
Author_Institution
EE Dept., Nat. Chung-Cheng Univ., Chiayi, Taiwan
fYear
1999
fDate
18-21 Jan 1999
Firstpage
145
Abstract
Power consumption has become a great concern for IC and system designs. As a consequence, power-driven technology mapping has attracted several research attentions. However, the power model they used cannot properly capture the power dissipation when the output of a gate does not switch. In this paper, we propose a pattern oriented power modeling for improved technology mapping. We first perform a profitability study using the complete pattern to pattern transition data organized in tabular form. Then, we propose a probability-based, pattern oriented technology mapping method. Empirical results on benchmark circuits demonstrate the proposed method delivered an average of 13% power reduction compared to the traditional mapping method
Keywords
circuit CAD; integrated circuit design; low-power electronics; probability; IC design; low power design; pattern oriented mapping method; pattern oriented power modeling; power dissipation; probability-based mapping method; profitability study; technology mapping; Capacitance; Circuits; Dynamic programming; Energy consumption; Frequency estimation; Libraries; Power dissipation; Power system modeling; Switches; Tree graphs;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location
Wanchai
Print_ISBN
0-7803-5012-X
Type
conf
DOI
10.1109/ASPDAC.1999.759981
Filename
759981
Link To Document