DocumentCode :
2740988
Title :
Static Superelement Technique based Macromodeling for High Speed Nano Designs
Author :
Ravindra, J.V.R. ; Srinivas, M.B.
Author_Institution :
Center for VLSI & Embedded Syst. Technol. (CVEST), Int. Inst. of Inf. Technol. (IIIT), Hyderabad
fYear :
2008
fDate :
18-21 Aug. 2008
Firstpage :
745
Lastpage :
747
Abstract :
This paper presents a model order reduction technique based on static super-element technique for high speed coupled integrated circuit interconnects in nanometer designs. The salient feature of this technique is less complexity in computation of a few smallest poles of the reduced order model. This paper shows that the static super-element technique produces reduced systems that accurately follow the time and frequency- domain responses of the original system. All the experiments have been carried out using cadence design simulator which indicate that the proposed technique achieves more accuracy with less CPU time than the other model order reduction techniques existing in literature.
Keywords :
VLSI; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; monolithic integrated circuits; nanotechnology; cadence design simulator; coupled integrated circuit interconnects; high speed nanometer designs; macromodeling; model order reduction technique; reduced order model; static super-element technique; Assembly; Central Processing Unit; Computational modeling; Frequency; Integrated circuit interconnections; Integrated circuit modeling; RLC circuits; Reduced order systems; Transfer functions; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology, 2008. NANO '08. 8th IEEE Conference on
Conference_Location :
Arlington, TX
Print_ISBN :
978-1-4244-2103-9
Electronic_ISBN :
978-1-4244-2104-6
Type :
conf
DOI :
10.1109/NANO.2008.223
Filename :
4617205
Link To Document :
بازگشت