Title :
Layout-based logic decomposition for timing optimization
Author :
Lian, Yun-Yin ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes dominated by the interconnect delay. In a traditional top-down design flow, logic synthesis algorithms optimize gate area or delay without accurate interconnect delay because of lack of physical design information. Thus, the effectiveness of the optimization techniques is limited. We integrate logic synthesis and physical design into an iterative procedure for performance optimization. The logic synthesis process can optimize circuit delay based on accurate interconnect delay information extracted from the physical design. The physical design tools can refine the layout incrementally with the engineering change information and changed netlist passed from the logic synthesis process. In this thesis, we integrate logic decomposition, gate sizing and buffer insertion to work together to improve the circuit speed. Experimental results on a set of benchmark circuits show that the techniques are indeed effective
Keywords :
VLSI; circuit layout CAD; circuit optimisation; integrated circuit layout; iterative methods; logic CAD; timing; VLSI chip; buffer insertion; circuit layout; deep submicron design; gate sizing; interconnect delay; iterative method; logic decomposition; logic synthesis algorithm; netlist; timing optimization; Algorithm design and analysis; Circuit synthesis; Delay; Design optimization; Integrated circuit interconnections; Iterative algorithms; Logic circuits; Logic design; Timing; Very large scale integration;
Conference_Titel :
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location :
Wanchai
Print_ISBN :
0-7803-5012-X
DOI :
10.1109/ASPDAC.1999.760002