DocumentCode :
2741433
Title :
A 1.1 V SOI CMOS frequency divider using body-inputting SCL circuit technology
Author :
Fuse, T. ; Tokumasu, M. ; Kawanaka, S. ; Fujii, H. ; Kameyama, A. ; Yoshimi, M. ; Watanabe, S.
Author_Institution :
Lab. for Comput. & Network Syst., Toshiba Corp., Kawasaki, Japan
fYear :
2000
fDate :
2000
Firstpage :
106
Lastpage :
107
Abstract :
SOI CMOS technology is one of the most effective candidates for realization of low power and high performance digital/RF circuits, with demand for single-chip LSI in portable communications equipment. By optimizing the threshold voltage, the CMOS logic in digital circuits can operate at less than 1 V (Fujii et al, 1999; Fuse et al, 1997). In the series gating ECL (emitter coupled logic) or SCL (source coupled logic) which is often used in RF circuits, on the other hand, the minimum operating voltage is raised to 1.8-2.6 V, due to the stacked configuration where plural transistors are connected in series (Yamashina et al., 1992). In this paper, we propose a body-inputting SCL circuit, which decreases the minimum operating voltage to around 1 V, by applying the input signal to the body of SOI devices. The fabricated 1/128 frequency divider realized 1.1 V operation with a maximum clock frequency of 450 MHz and each current source of 35 μA
Keywords :
CMOS integrated circuits; frequency dividers; integrated circuit design; integrated circuit measurement; low-power electronics; mixed analogue-digital integrated circuits; mobile radio; silicon-on-insulator; 1 V; 1.1 V; 1.8 to 2.6 V; 35 muA; 450 MHz; CMOS logic; RF circuits; SOI CMOS frequency divider; SOI CMOS technology; SOI device body; Si-SiO2; body-inputting SCL circuit; body-inputting SCL circuit technology; current source; digital circuits; digital/RF circuits; frequency divider; input signal; low power circuits; maximum clock frequency; minimum operating voltage; plural transistors; portable communications equipment; series gating ECL; series gating SCL; series gating emitter coupled logic; series gating source coupled logic; single-chip LSI; stacked configuration; threshold voltage optimization; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Communication equipment; Coupling circuits; Frequency conversion; Large scale integration; Logic circuits; Radio frequency; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 2000 IEEE International
Conference_Location :
Wakefield, MA
ISSN :
1078-621X
Print_ISBN :
0-7803-6389-2
Type :
conf
DOI :
10.1109/SOI.2000.892792
Filename :
892792
Link To Document :
بازگشت