DocumentCode :
2742862
Title :
Combined matched filter and arbitrary interpolator for symbol timing synchronization in SDR receivers
Author :
Awan, Mehmood-Ur-Rehman ; Koch, Peter
Author_Institution :
Dept. of Electron. Syst., Aalborg Univ., Aalborg, Denmark
fYear :
2010
fDate :
14-16 April 2010
Firstpage :
153
Lastpage :
156
Abstract :
This paper describes a low complexity multi-rate synchronizer that makes use of a polyphase filter bank to simultaneously perform matched-filtering and arbitrary interpolation for symbol timing synchronization in a sampled-data receiver. Arbitrary Interpolation between available sample points is achieved by selecting the appropriate filter in the bank having the polyphase partitioned matched filter, which provides the optimal sampling time. Two different structures are considered which are modified to perform combined arbitrary resampling. The computational complexity is analyzed to have the resource optimal solution. Simulation results are analyzed and their resource utilization for Virtex-5 FPGA implementation is presented.
Keywords :
field programmable gate arrays; interpolation; matched filters; software radio; synchronisation; SDR receivers; Virtex-5 FPGA implementation; arbitrary interpolator; arbitrary resampling; computational complexity; low complexity multirate synchronizer; optimal sampling time; polyphase filter bank; polyphase partitioned matched filter; resource optimal solution; resource utilization; sampled-data receiver; symbol timing synchronization; Analytical models; Computational complexity; Computational modeling; Field programmable gate arrays; Filter bank; Interpolation; Matched filters; Resource management; Sampling methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Conference_Location :
Vienna
Print_ISBN :
978-1-4244-6612-2
Type :
conf
DOI :
10.1109/DDECS.2010.5491797
Filename :
5491797
Link To Document :
بازگشت