DocumentCode :
2742879
Title :
A fault-tolerant and congestion-aware routing algorithm for Networks-on-Chip
Author :
Valinataj, Mojtaba ; Mohammadi, Siamak ; Plosila, Juha ; Liljeberg, Pasi
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2010
fDate :
14-16 April 2010
Firstpage :
139
Lastpage :
144
Abstract :
This paper presents a fault-tolerant routing algorithm for mesh-based Networks-on-Chip (NoC) with faulty links. It is a distributed, adaptive and congestion-aware routing algorithm where only two virtual channels are used for both adaptiveness and fault-tolerance. The proposed routing method has a multilevel fault-tolerance capability and therefore it is capable to tolerate more faulty links in more complicated faulty situations with additional hardware costs. The network performance, fault-tolerance capability and hardware overhead are evaluated through appropriate simulations. The experimental results show that the overall reliability of a Network-on-Chip is significantly enhanced against multiple link failures or partially faulty routers with only a small hardware overhead.
Keywords :
fault tolerance; network routing; network-on-chip; congestion-aware routing algorithm; fault-tolerant routing algorithm; faulty links; mesh-based networks-on-chip; reliability; virtual channels; Costs; Fault detection; Fault tolerance; Fault tolerant systems; Hardware; Information technology; Mesh networks; Network-on-a-chip; Routing; Telecommunication traffic; Network-on-Chip; fault-tolerance; reconfiguration; routing algorithm; traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Conference_Location :
Vienna
Print_ISBN :
978-1-4244-6612-2
Type :
conf
DOI :
10.1109/DDECS.2010.5491798
Filename :
5491798
Link To Document :
بازگشت