Title :
Delay testing with clock control: an alternative to enhanced scan
Author :
Tekumalla, Ramesh C. ; Menon, Prem R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
Abstract :
Path delay fault testing in non-scan sequential circuits is complicated by the limited state transitions during normal operation. An accepted method for overcoming this difficulty is to use a scan chain consisting of enhanced scan flip-flops which makes the application of arbitrary vector pairs possible. However, the method results in increased path delays because of the enhanced scan flip-flops themselves. In this paper we present a new method for improving path delay fault testability without increasing path delays in the circuit. It uses a simple clock control circuit to produce single bit transitions on state variables and a parity check circuit for observing state variable flip-flops. The area overhead of this method is comparable to enhanced scan but no performance penalty is incurred. We demonstrate the effectiveness of this method in delay testing and show how it can be used for stuck-at fault testing
Keywords :
clocks; delays; fault diagnosis; logic testing; sequential circuits; area overhead; clock control; effectiveness; limited state transitions; non-scan sequential circuits; parity check circuit; path delay fault testing; single bit transitions; state variable flip-flops; stuck-at fault; Circuit faults; Circuit testing; Clocks; Combinational circuits; Delay effects; Encoding; Flip-flops; Robustness; Sequential analysis; Sequential circuits;
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-4209-7
DOI :
10.1109/TEST.1997.639651