Title :
Interconnect reliability modeling for lead-free fan-out chip scale package
Author :
Chen, Yu-Ren ; Shen, G.S. ; Yang, Hung-Chun ; Chiu, Tz-Cheng
Author_Institution :
ChipMOS Technol. Inc., Tainan
Abstract :
The fan-out-type chip scale package (fan-out CSP) is an embedded chip packaging technology that eliminates the need for wirebonds and flip-chip bumps. In this study, the board-level reliability of fan-out CSP is studied by using three-dimensional finite element analysis. A design of simulations study is applied to investigate the influences of package geometry on the board-level interconnect reliability of fan-out CSP. Results of the analysis indicate that better board-level reliability for the fan-out CSP can be achieved by using a thicker die with thinner molding compound. In addition, the response surface model obtained from the design of simulations study can be served as the basis for further fan-out CSP design optimization.
Keywords :
chip scale packaging; finite element analysis; integrated circuit interconnections; integrated circuit reliability; board-level interconnect reliability; embedded chip packaging technology; flip-chip bumps; interconnect reliability modeling; lead-free fan-out chip scale package; thinner molding compound; three-dimensional finite element analysis; wirebonds; Chip scale packaging; Electronics packaging; Environmentally friendly manufacturing techniques; Finite element methods; Integrated circuit interconnections; Response surface methodology; Silicon; Soldering; Stress; Temperature; Board-level reliability; Design of simulations; Fan-out-type chip scale package;
Conference_Titel :
Electronic Materials and Packaging, 2008. EMAP 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3620-0
Electronic_ISBN :
978-1-4244-3621-7
DOI :
10.1109/EMAP.2008.4784243