DocumentCode :
2747618
Title :
System-level memory modeling for bus-based memory architecture exploration
Author :
Cao, Zhongbo ; Mercado, Ramon ; Rover, Diane T.
Author_Institution :
Dept. of Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear :
2009
fDate :
7-9 June 2009
Firstpage :
239
Lastpage :
244
Abstract :
System-level design (SLD) provides a solution to the challenge of increasing design complexity and time-to-market pressure in modern embedded system designs. In this paper, we propose a novel system-level approach to memory design, which was not yet well addressed in existing SLD methodologies. In particular, we extend the SpecC methodology by defining various memory models at different levels of abstraction and a set of refinement rules that support fast and accurate memory architecture exploration. We demonstrate the experimental results using a case study in which we show the benefit of our approach.
Keywords :
memory architecture; network synthesis; SpecC methodology; bus-based memory architecture exploration; design complexity; system-level design; system-level memory modeling; time-to-market pressure; Design engineering; Embedded computing; Embedded system; Memory architecture; Random access memory; Space exploration; Superluminescent diodes; System analysis and design; System-level design; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/Information Technology, 2009. eit '09. IEEE International Conference on
Conference_Location :
Windsor, ON
Print_ISBN :
978-1-4244-3354-4
Electronic_ISBN :
978-1-4244-3355-1
Type :
conf
DOI :
10.1109/EIT.2009.5189619
Filename :
5189619
Link To Document :
بازگشت