DocumentCode :
2747815
Title :
A systolic array architecture for image coding using vector quantization
Author :
Panchanathan, S. ; Goldberg, M.
Author_Institution :
Ottawa Univ., Ont., Canada
fYear :
1989
fDate :
17-19 May 1989
Firstpage :
271
Lastpage :
275
Abstract :
The high-speed architectures for VQ reported thus far in the literature only implement image encoding but not codebook generation. In the proposed architecture, the encoding and codebook generation operations are overlapped in the same structure. A basic systolic cell is designed with two modes (forward and reverse) of operation. In the forward mode, the cell executes the basic operation in a VQ encoder, namely, distortion computation. In the reverse mode, the cell executes the new codeword computation operation. An array of L×N cells is connected in parallel and pipeline in the directions of vector dimension, L, and codeword dimension, N, respectively. The two modes of operation take place simultaneously with a delay buffer used to synchronize the operations. The regular and iterable structure makes possible the VLSI implementation of the architecture
Keywords :
cellular arrays; computerised picture processing; encoding; parallel architectures; pipeline processing; VLSI; codebook generation; codeword computation; codeword dimension; delay buffer; distortion computation; image coding; parallel; pipeline; systolic array architecture; vector quantization; Books; Clustering algorithms; Computer architecture; Delay; Image coding; Iterative algorithms; Pipelines; Speech coding; Systolic arrays; Vector quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications, 1989. Proceedings of Technical Papers. 1989 International Symposium on
Conference_Location :
Taipei
Type :
conf
DOI :
10.1109/VTSA.1989.68628
Filename :
68628
Link To Document :
بازگشت