DocumentCode :
2748409
Title :
The recursive grid layout scheme for VLSI layout of hierarchical networks
Author :
Yeh, Chi-Hsiang ; Parhami, Behrooz ; Varvarigos, Emmanouel A.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
1999
fDate :
12-16 Apr 1999
Firstpage :
441
Lastpage :
445
Abstract :
We propose the recursive grid layout scheme for deriving efficient layouts of a variety of hierarchical networks and computing upper bounds on the VLSI area of general hierarchical networks. In particular we construct optimal VLSI layouts for butterfly networks, generalized hypercubes, and star graphs that have areas within a factor of 1+o(1) from their lower bounds. We also derive efficient layouts for a number of other important networks, such as cube-connected cycles (CCC) and hypernets, which are the best results reported for these networks thus far
Keywords :
VLSI; circuit layout; hypercube networks; multiprocessor interconnection networks; VLSI layout; butterfly networks; cube-connected cycles; generalized hypercubes; hierarchical networks; hypernets; recursive grid layout; star graphs; upper bounds; Assembly; Costs; Dairy products; Grid computing; Hypercubes; Multiprocessor interconnection networks; Read only memory; Upper bound; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1999. 13th International and 10th Symposium on Parallel and Distributed Processing, 1999. 1999 IPPS/SPDP. Proceedings
Conference_Location :
San Juan
Print_ISBN :
0-7695-0143-5
Type :
conf
DOI :
10.1109/IPPS.1999.760514
Filename :
760514
Link To Document :
بازگشت