DocumentCode :
2748859
Title :
Using a commercial PCI IP core in space flight avionics: lessons learned
Author :
Haber, Joseph
Volume :
2
fYear :
2003
fDate :
12-16 Oct. 2003
Abstract :
The STEREO (Solar TErrestrial RElations Observatory) mission is being developed for NASA by The Johns Hopkins University Applied Physics Laboratory. The mission will employ two identical satellite observatories to observe solar phenomena, providing the first-ever 3-D stereoscopic images to study the nature of coronal mass ejections. The STEREO Interface Board, which is part of the integrated electronics module (IEM), contains electronics that handle the digital portion of the uplink and downlink communications. The functions of the Interface Board include decoding critical commands, Storing and encoding downlink information, and generating system interrupts. In addition, the Interface Board processes a variety of discrete interfaces. The STEREO IEM makes use of a Compact PCI backplane to provide communication between constituent boards. Rather than using a flight-qualified PCI chipset, the STEREO Interface Board uses a commercial PCI Intellectual Property (IP) core, integrated with a custom backend bus interface, implemented in an Actel field-programmable gate array (FPGA). An IP core is a synthesizable hardware description of a digital logic block that can be implemented in an application specific integrated circuit (ASIC) or an FPGA. The advantages of using a PCI IP core include lower expense, lower power, future reusability with smaller form factors, future reusability with increased integration, and greater customization. This will be one of the first commercial IP cores to be flown by The Johns Hopkins University Applied Physics Laboratory. This paper will explore the advantages and disadvantages of choosing the commercial IP core over a flight-qualified PCI chipset and will detail the lessons learned from the implementation, integration, and testing of the core.
Keywords :
application specific integrated circuits; avionics; decoding; encoding; field programmable gate arrays; hardware description languages; industrial property; interrupts; modules; peripheral interfaces; 3D stereoscopic images; ASIC; Actel field programmable gate array; FPGA; Johns Hopkins university applied physics laboratory; NASA; application specific integrated circuit; bus interface; commercial PCI intellectual property core; core implementation; core integration; core testing; coronal mass ejections; decoding; digital logic block; downlink communications; encoding; flight qualified PCI chipset; form factor; hardware description language; integrated electronics module; interface Board; national aeronautics and space administration; peripheral component interface; satellite observatories; solar phenomena; solar terrestrial relations observatory mission; space flight avionics; system interrupts; uplink communications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Avionics Systems Conference, 2003. DASC '03. The 22nd
Conference_Location :
Indianapolis, IN, USA
Print_ISBN :
0-7803-7844-X
Type :
conf
DOI :
10.1109/DASC.2003.1245890
Filename :
5731135
Link To Document :
بازگشت