DocumentCode :
2752043
Title :
Test generation for fault isolation in analog circuits using behavioral models
Author :
Cherubal, Sasikumar ; Chatterjee, Abhijit
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2000
fDate :
2000
Firstpage :
19
Lastpage :
24
Abstract :
Test generation techniques to isolate failures to different parts of an analog circuit, have relied on a list of failure modes being available for the circuit being tested. This may be difficult to obtain for general analog circuits. In this paper we propose a new methodology for isolation of parametric failures in analog circuits that (a) does not require a fully specified fault list, (b) is able to work with high-level behavioral descriptions of the various sub-modules of the CUT (c) is able to isolate faults caused by multiple parameter variations in the CUT and (d) is robust in the presence of measurement noise and manufacturing tolerances of analog components. Experimental results to demonstrate the effectiveness of the proposed technique are presented
Keywords :
analogue integrated circuits; circuit testing; fault location; analog circuits; behavioral descriptions; behavioral models; fault isolation; manufacturing tolerances; measurement noise; multiple parameter variations; parametric failures; test generation; Analog circuits; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Isolation technology; Noise measurement; Noise robustness; Pulp manufacturing; Semiconductor process modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
ISSN :
1081-7735
Print_ISBN :
0-7695-0887-1
Type :
conf
DOI :
10.1109/ATS.2000.893597
Filename :
893597
Link To Document :
بازگشت