DocumentCode :
2752115
Title :
A scalable and multiplier-less fully-pipelined architecture for VLSI implemetation of discrete Hartley transform [implemetation read implementation]
Author :
Meher, Pramod Kumar ; Srikanthan, Thambipillai
Volume :
2
fYear :
2003
fDate :
0-0 2003
Firstpage :
393
Abstract :
This paper presents a fully pipelined high-throughput, low-latency, multiplier-less architecture for VLSI implementation of the discrete Hartley transform (DHT). The structure is highly modular and scalable to accommodate higher transformation lengths, and so also it is suitable for low-hardware implementation when throughput requirement is not very high. Apart from that, the proposed structure offers significantly better speed performance and involves considerably less hardware compared with the existing structures.
Keywords :
VLSI; discrete Hartley transforms; pipeline processing; VLSI implementation; discrete Hartley transform; fully pipelined architecture; hardware structure; high-throughput architecture; low-hardware implementation; low-latency architecture; multiplier-less architecture; speed performance; transformation length;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on
Print_ISBN :
0-7803-7979-9
Type :
conf
DOI :
10.1109/SCS.2003.1227072
Filename :
5731305
Link To Document :
بازگشت