DocumentCode :
2752319
Title :
On the feasibility of fault simulation using partial circuit descriptions
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2000
fDate :
2000
Firstpage :
108
Lastpage :
113
Abstract :
We investigate the feasibility of performing fault simulation for gate-level circuits using only subcircuits, without considering the complete circuit. This approach can be used to reduce the memory requirements during fault simulation of large circuits. Subcircuits for fault simulation are defined based on subsets of state variables. For every subset of state variables V, only the input cones of next state variables in V are included in the subcircuit being simulated, as well as input cones of primary outputs. We present experimental results to demonstrate the feasibility of fault simulation using subcircuits
Keywords :
fault simulation; logic testing; fault simulation; gate-level circuits; memory requirements; partial circuit description; subcircuits; Circuit faults; Circuit simulation; Circuit testing; Cities and towns; Computational modeling; Hardware; Integrated circuit interconnections; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
ISSN :
1081-7735
Print_ISBN :
0-7695-0887-1
Type :
conf
DOI :
10.1109/ATS.2000.893611
Filename :
893611
Link To Document :
بازگشت