Title : 
Enhanced untestable path analysis using edge graphs
         
        
            Author : 
Kajihara, Seiji ; Shimono, Takashi ; Pomeranz, Irith ; Reddy, Sudhakar M.
         
        
            Author_Institution : 
Depty. of Comput. Sci. & Electron., Kyushu Inst. of Technol., Iizuka, Japan
         
        
        
        
        
        
            Abstract : 
Logic circuits may have large numbers of untestable paths. Therefore, it is important for path delay fault testing to identify untestable paths prior to test generation. An earlier method, called partial path sensitization, was able to identify large numbers of untestable path delay faults by analyzing pairs of subpaths. We propose to apply this method to the edge graph of the circuit. In the edge graph, an edge corresponds to two consecutive subpaths. Thus, identification of untestable paths is done based on longer subpaths when the edge graph is used than when the original netlist is used. Experimental results presented in this paper show that the proposed method identifies more untestable paths than when the partial path sensitization method is applied to the original netlist
         
        
            Keywords : 
logic circuits; logic testing; edge graph; edge graphs; logic circuits; partial path sensitization; path delay fault testing; untestable path analysis; Circuit faults; Circuit testing; Cities and towns; Delay; Fault diagnosis; Logic circuits; Logic testing; Test pattern generators; Very large scale integration;
         
        
        
        
            Conference_Titel : 
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
         
        
            Conference_Location : 
Taipei
         
        
        
            Print_ISBN : 
0-7695-0887-1
         
        
        
            DOI : 
10.1109/ATS.2000.893616