DocumentCode :
2752517
Title :
A DFT methodology for detecting bridging faults in reversible logic circuits
Author :
Bubna, Mayur ; Goyal, Nitin ; Sengupta, Indranil
Author_Institution :
Indian Inst. of Technol., Kharagpur
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
Toffoli gate is a universal reversible logic gate by which any classical or quantum circuit can be synthesized. In this paper, we propose a design-for-test (DFT) method to make an arbitrary reversible logic circuit composed of n-bit Toffoli gates fully testable for single intra-level bridging faults and single stuck-at faults. We have considered testing of circuits composed of n-bit Toffoli gates. The proposed method requires exactly ([log2N] +3) test vectors, for ´N´ input wires, which is independent of the number of gates in the circuit. We also give a universal test set for detecting these faults.
Keywords :
circuit reliability; circuit testing; design for testability; fault diagnosis; logic circuits; logic gates; bridging faults detection; circuits testing; design-for-test method; intra-level bridging faults; n-bit Toffoli gates; quantum circuit; reversible logic circuits; single stuck-at faults; Circuit faults; Circuit synthesis; Circuit testing; Design for testability; Electrical fault detection; Fault detection; Logic circuits; Logic gates; Logic testing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4428915
Filename :
4428915
Link To Document :
بازگشت