DocumentCode :
2752543
Title :
Forecasting the efficiency of test generation algorithms for digital circuits
Author :
Xu, Shiyi ; Cen, Wei
Author_Institution :
Sch. of Comput. Sci. & Eng., Shanghai Univ., China
fYear :
2000
fDate :
2000
Firstpage :
179
Lastpage :
183
Abstract :
Within this era of VLSI circuits, testability is truly a very crucial issue. To generate a test set for a given circuit (including both combinational and sequential circuits), choice of an algorithm within a number of existing test generation algorithms to apply is bound to vary from circuit to circuit. In this paper, the genetic algorithms are used to construct the models of existing test generation algorithms in making such choice more easily. Therefore, we may forecast the testability parameters of a circuit before using the real test generation algorithm. The results also can be used to evaluate the efficiency of the existing test generation algorithms. Experimental results are given to confirm the validity and usefulness of this approach
Keywords :
VLSI; automatic test pattern generation; combinational circuits; digital integrated circuits; genetic algorithms; integrated circuit testing; logic testing; sequential circuits; ATPG; VLSI circuits; combinational circuits; digital circuits; efficiency forecasting; genetic algorithms; sequential circuits; test generation algorithms; testability parameters; Algorithm design and analysis; Circuit faults; Circuit testing; Digital circuits; Logic testing; Predictive models; Sequential analysis; Sequential circuits; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
ISSN :
1081-7735
Print_ISBN :
0-7695-0887-1
Type :
conf
DOI :
10.1109/ATS.2000.893622
Filename :
893622
Link To Document :
بازگشت