Title :
TOF: a tool for test pattern generation optimization of an FPGA application oriented test
Author :
Renovell, M. ; Portal, J.M. ; Faure, P. ; Figueras, J. ; Zorian, Y.
Author_Institution :
LIRMM-UM2, Montpellier, France
Abstract :
The objective of this paper is to generate an Application-Oriented Test Procedure to be used by a FPGA user in a given application. General definitions concerning the specific problem of testing RAM-based FPGAs are first given such as the important concept of `AC-non-redundant fault.” Then, it is commented that a classical test pattern generation performed on the circuit netlist gives a low AC-non-redundant fault coverage and it is pointed out that test pattern generation performed on a FPGA representation is required. It is also commented that test pattern generation performed on the FPGA representation can be significantly accelerated by different techniques. A procedure called TOF is described to validate the proposed approach on benchmark circuits
Keywords :
automatic test pattern generation; field programmable gate arrays; integrated circuit testing; logic testing; optimisation; AC nonredundant fault coverage; ATPG; FPGA application oriented test; RAM-based FPGAs; TOF tool; TPG optimisation tool; application-oriented test procedure; circuit netlist; test pattern generation optimization; Benchmark testing; Circuit faults; Circuit testing; Field programmable gate arrays; Integrated circuit interconnections; Life estimation; Logic testing; Manufacturing; Performance evaluation; Test pattern generators;
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
Print_ISBN :
0-7695-0887-1
DOI :
10.1109/ATS.2000.893644