DocumentCode :
275341
Title :
Integrated placement for mixed macro cell and standard cell designs
Author :
Upton, Michael ; Samii, Khosrow ; Sugiyama, Shunsuke
Author_Institution :
Seattle Silicon Corp., WA, USA
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
32
Lastpage :
35
Abstract :
A program that performs automatic placement of integrated circuit layouts is described. The macro block placement program (MBP) places widely ranging mixes of macro blocks and standard cells into slicing layouts. It uses a minimum net-cut criteria to partition standard cells into flexible virtual blocks before block placement. Blocks are then placed using a simulated annealing optimization. The block placement algorithm evaluates placements based on both routing area costs and net costs. An adaptive move selection algorithm maximizes the annealing performance. A simple annealing-based optimization of the standard cell partitions completes the process
Keywords :
VLSI; circuit layout CAD; simulated annealing; adaptive move selection algorithm; automatic placement; flexible virtual blocks; integrated circuit layouts; macro block placement program; minimum net-cut criteria; net costs; routing area costs; simulated annealing optimization; standard cell designs; standard cell partitions; Area measurement; Circuit simulation; Cooling; Cost function; Length measurement; Optimization methods; Partitioning algorithms; Routing; Simulated annealing; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114824
Filename :
114824
Link To Document :
بازگشت