DocumentCode :
275342
Title :
Relative scheduling under timing constraints
Author :
Ku, David ; De Micheli, Giovanni
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
59
Lastpage :
64
Abstract :
Scheduling techniques are used in high-level synthesis of integrated circuits. Traditional scheduling techniques assume fixed execution delays for the operations. For the synthesis of ASIC designs that interface with external signals and events, operations with unbounded delays. i.e., delays unknown at compile time, must also be considered. A relative scheduling technique that supports operations with fixed and unbounded delays is presented. The technique satisfies the timing constraints imposed by the user, which places bounds between the activation of operations. A novel property called well-posedness of timing constraints is analyzed that is used to identify consistency of constraints in the presence of unbounded delay operations, and an approach to relative scheduling is presented that yields a minimum schedule that satisfies the constraints, or detects if no schedule exists, in polynomial time
Keywords :
VLSI; application specific integrated circuits; circuit CAD; delays; logic CAD; scheduling; ASIC designs; high-level synthesis; integrated circuits; minimum schedule; polynomial time; relative scheduling technique; timing constraints; well-posedness; Application specific integrated circuits; Circuit synthesis; Delay effects; Hardware; High level synthesis; Integrated circuit synthesis; Polynomials; Signal design; Signal synthesis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114830
Filename :
114830
Link To Document :
بازگشت