DocumentCode :
275393
Title :
An efficient delay test generation system for combinational logic circuits
Author :
Park, Eun Sei ; Mercer, M. Ray
Author_Institution :
Mentor Graphics Corp., Beaverton, OR, USA
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
522
Lastpage :
528
Abstract :
An efficient delay test generation system for combinational logic circuits is presented. Delay testing problems are divided into gross-delay fault testing and small-delay fault testing in order to explore the trade-off between the levels of delay testing effort and the confidence levels of proper system operation. Complete automatic test pattern generation algorithms are proposed for both gross-delay and small-delay faults. A novel timing analysis method via functionality check is presented for delay test generation. Complete test results are demonstrated for both gross-delay and small-delay faults on several benchmark circuits
Keywords :
automatic testing; combinatorial circuits; delays; fault location; logic testing; automatic test pattern generation algorithms; benchmark circuits; combinational logic circuits; delay test generation system; functionality check; gross-delay fault testing; small-delay fault testing; timing analysis; Automatic test pattern generation; Circuit faults; Circuit testing; Combinational circuits; Delay effects; Delay systems; Logic testing; Propagation delay; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114911
Filename :
114911
Link To Document :
بازگشت