Title :
High speed PLL frequency synthesizer with synchronous frequency sweep
Author_Institution :
Fac. of Eng., Ain Shams Univ., Cairo, Egypt
Abstract :
A technique for achieving high switching speed of the phase locked loop circuits is introduced and analyzed. This technique is based on using a pretuned signal that helps the PLL to reach the steady state condition in a relatively short time. This signal is temporally superimposed on the loop filter output to tune the voltage controlled oscillator of the loop. The system mathematical model was derived and proved effective in increasing the system stability and decreasing the settling time. Computer simulation and experimental results confirm the theoretical analysis
Keywords :
circuit stability; circuit tuning; frequency synthesizers; phase locked loops; voltage-controlled oscillators; computer simulation; experimental results; high speed PLL frequency synthesizer; high switching speed; loop filter output; mathematical model; phase locked loop circuits; pretuned signal; settling time; steady state condition; synchronous frequency sweep; system stability; voltage controlled oscillator; Circuits; Communication switching; Filters; Frequency conversion; Frequency synthesizers; Phase locked loops; Stability; Steady-state; Voltage; Voltage-controlled oscillators;
Conference_Titel :
Radio Science Conference, 1999. NRSC '99. Proceedings of the Sixteenth National
Conference_Location :
Cairo
Print_ISBN :
977-5031-62-1
DOI :
10.1109/NRSC.1999.760886