DocumentCode :
2754488
Title :
Efficient check node update implementation for normalized min-sum algorithm
Author :
Xin, Lu ; Yongsheng, LIANG ; Jun, XU
Author_Institution :
Inst. of Inf. Technol., Shenzhen
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
This paper has presented various min-sum related LDPC decoding algorithms and their typical hardware architectures of check node update in the scenario of parallel implementation. The m-to-2m decoder has been introduced to generate more efficient new hardware implementations of check node update, which can obviously reduce the number of multiplication operations for normalized min-sum algorithm for high rate LDPC codes. Simulations have claimed the performance of normalized min-sum is nearly the same as that of Log-BP, namely the optimal algorithm. In general, this paper has proved that normalized min-sum is good choices as LDPC decoding methods.
Keywords :
decoding; parity check codes; LDPC decoding algorithms; check node update implementation; m-to-2m decoder; normalized min-sum algorithm; AWGN; Additive white noise; Baseband; Code standards; Gaussian channels; Hardware; Information technology; Iterative decoding; Parity check codes; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4429021
Filename :
4429021
Link To Document :
بازگشت