Title :
Leveraging Partially Enhanced Scan for Improved Observability in Delay Fault Testing
Author :
Deepak, K.G. ; Reyna, Robinson ; Singh, Virendra ; Singh, Adit D.
Author_Institution :
Indian Inst. of Sci., Bangalore, India
Abstract :
Enhanced scan design can significantly improve the fault coverage for two pattern delay tests at the cost of exorbitantly high area overhead. The redundant flip-flops introduced in the scan chains have traditionally only been used to launch the two-pattern delay test inputs, not to capture tests results. This paper presents a new, much lower cost partial enhanced scan methodology with both improved controllability and observability. Facilitating observation of some hard to observe internal nodes by capturing their response in the already available and underutilized redundant flip-flops improves delay fault coverage with minimal or almost negligible cost. Experimental results on ISCAS´89 benchmark circuits show significant improvement in TDF fault coverage for this new partial enhance scan methodology.
Keywords :
circuit testing; delays; electrical faults; flip-flops; AS´89 benchmark circuits; delay fault coverage; delay fault testing observability; fault coverage; internal nodes; partially enhanced scan; pattern delay tests; redundant flip-flops; two-pattern delay test inputs; Circuit faults; Circuit testing; Clocks; Costs; Delay; Flip-flops; Logic testing; Observability; Stress; Timing; Delay Test; DfT; Enhanced Scan; Observability;
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
Print_ISBN :
978-0-7695-3864-8
DOI :
10.1109/ATS.2009.78