DocumentCode :
2754716
Title :
Multiple Scan Trees Synthesis for Test Time/Data and Routing Length Reduction under Output Constraint
Author :
Li, Katherine Shu-Min ; Hung, Yu-Chen ; Huang, Jr-Yang
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
231
Lastpage :
236
Abstract :
A synthesis methodology for multiple scan trees that considers output pin limitation, scan chain routing length, test application time and test data compression rate simultaneously is proposed in this paper. Multiple scan trees, also known as a scan forest, greatly reduce test data volume and test application time in SoC testing. However, previous research on scan tree synthesis rarely considered issues such as routing length and output port limitation, and hence created scan trees with a large number of scan output ports and excessively long routing paths. The proposed algorithm provides a mechanism that effectively reduces test time and test data volume, and routing length under output port constraint. As a result, no output compressors are required, which significantly reduce the hardware overhead.
Keywords :
data compression; design for testability; integrated circuit testing; network routing; system-on-chip; SoC testing; design for testability; multiple scan trees synthesis; output constraint; output pin limitation; routing length reduction; scan chain routing length; scan forest; system-on-chip test; test application time; test data compression rate; test data volume; Circuit testing; Compaction; Compressors; Computer science; Design for testability; Hardware; Pins; Routing; Test data compression; Wires; Design for Testability; Layout; Routing; Scan Tree; Test Data Compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.60
Filename :
5359351
Link To Document :
بازگشت