Title :
A Degradation Model of Double Gate and Gate-All-Around MOSFETs With Interface Trapped Charges Including Effects of Channel Mobile Charge Carriers
Author :
Shankar, Raji ; Kaushal, Gaurav ; Maheshwaram, Satish ; Dasgupta, S. ; Manhas, Sanjeev Kumar
Author_Institution :
Centre of Nanotechnol., Indian Inst. of Technol. Roorkee, Roorkee, India
Abstract :
The reliability of multigate metal-oxide-semiconductor (MOS) devices is an important issue for novel nanoscale complementary MOS (CMOS) technologies. We present an analytic degradation model of double-gate (DG) and gate-all-around (GAA) MOS field-effect transistors (MOSFETs) in the presence of localized interface charge. Furthermore, we consider the effect of channel mobile charge carriers that significantly enhances the accuracy of our model. In our model, an accurate definition of threshold voltage in terms of minimum channel carrier density is used. The proposed model accurately depicts the effect of hot-carrier-induced degradation (HCD) on the surface potential, threshold voltage, and subthreshold swing. The results show a good agreement with the technology computer-aided design (TCAD) SENTAURUS device simulator over a wide range of device parameters. The modeling results show that the HCD effect become more dominant for scaled-down DG/GAA MOSFET devices. A comparative HCD degradation analysis carried for DG and GAA MOSFETs to understand their reliability limits show that GAA has greater immunity to HCD than DG MOSFET. This highlights model accuracy and provides crucial insights for HCD-tolerant multigate MOSFET design.
Keywords :
CMOS integrated circuits; MOSFET; carrier density; hot carriers; semiconductor device models; semiconductor device reliability; surface potential; technology CAD (electronics); TCAD; channel mobile charge carriers; degradation model; double gate MOSFET; gate all around MOSFET; hot carrier induced degradation; interface trapped charges; localized interface charge; minimum channel carrier density; subthreshold swing; surface potential; threshold voltage; Degradation; Electric potential; Logic gates; MOSFET; Mobile communication; Semiconductor device modeling; Threshold voltage; Multi-gate MOSFETs; localized interface trap charge; surface potential; threshold voltage and subthreshold slope degradation;
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2014.2310292