DocumentCode :
2755796
Title :
Design-for-Test Circuit for the Reduced Code Based Linearity Test Method in Pipelined ADCs with Digital Error Correction Technique
Author :
Lin, Jin-Fu ; Chang, Soon-Jyh ; Huang, Chih-Hao
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng-Kung Univ., Tainan, Taiwan
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
57
Lastpage :
62
Abstract :
In our previous work, the reduced code based method has been proposed to significantly reduce the linearity test time of a pipelined ADC. The digital error correction (DEC) technique is extensively employed in a pipelined ADC. A pipelined ADC with this technique can tolerate large comparator offset without degrading the ADC linearity. However, in this paper, we find that comparator offsets would cause large linearity test error when the reduced code based method is applied to a pipelined ADC with the DEC technique. In order to overcome this problem, a simple digital design-for-test (DfT) circuit is proposed. Simulation results demonstrate the effectiveness of the refined reduced code based method combined with the proposed DfT circuit.
Keywords :
analogue-digital conversion; comparators (circuits); design for testability; error correction codes; linear network synthesis; pipeline arithmetic; comparator offset; design-for-test circuit; digital error correction technique; linearity test time; pipelined ADCs; reduced code-based linearity test method; Analog-digital conversion; Circuit simulation; Circuit testing; Degradation; Design for testability; Error correction; Error correction codes; Linearity; Logic circuits; Switching circuits; Analog-to-Digital Converter (ADC); DNL; Design-for Test (DfT); INL; Pipelined; Reduced Code;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.18
Filename :
5359410
Link To Document :
بازگشت