DocumentCode :
2756079
Title :
CA Based Built-In Self-Test Structure for SoC
Author :
Das, Sukanta ; Sikdar, Biplab K.
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Shibpur, India
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
3
Lastpage :
8
Abstract :
This paper reports synthesis of a built-in self-test logic for the cores integrated into an SoC. The test logic is developed around a nonlinear cellular automata (CA). The CA based scalable PRPG, synthesized in linear time (O(n)), enables the design of such a highly efficient test logic. The cascadable structure of the PRPG is utilized to construct the on-chip Test Pattern Generators (TPGs) for the SoC implementing multiple cores. It avoids the requirement of disparate test hardware for the SoC cores and thereby ensures drastic reduction in the cost of test logic. Extensive experimentation confirms the better efficiency of the proposed test structure than that of the conventional designs, developed around maximal length CA/LFSR.
Keywords :
automatic test pattern generation; built-in self test; cellular automata; logic testing; system-on-chip; built-in self-test logic; cascadable PRPG structure; multicore SoC; nonlinear cellular automata; on-chip test pattern generator; pseudorandom test pattern generator; system-on-chip; Automata; Automatic testing; Built-in self-test; Circuit testing; Costs; Hardware; Logic design; Logic testing; Ring generators; Strontium; CA; SoC; TPG; multi-core; scalable PRPG;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.71
Filename :
5359426
Link To Document :
بازگشت