DocumentCode :
2756088
Title :
Utilizing clock skew for timing reliability improvement
Author :
Huang, Shih-Hsu ; Lin, Yu-Hui ; Huang, Man-Lin
Author_Institution :
Chung Yuan Christian Univ., Chungli
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we focus on increasing the timing reliability of a circuit by exploiting the permissible clock skew range of each local data path. Our optimization goal is to maximize the tolerance of the circuit to process variations. Given an initial clock tree, which is synthesized by a commercially available layout tool, a simulated evolution approach is proposed to optimize the clock tree design such that the timing reliability is maximized. For the need of timing closure, our design methodology is to construct the reliability- driven non-zero skew clock tree at the ECO (Engineering Change Order) stage. Benchmark data consistently shows that our approach achieves very good results.
Keywords :
circuit reliability; clocks; fault trees; network synthesis; circuit timing reliability; circuit tolerance; clock tree; design methodology; engineering change order; timing reliability improvement; utilizing clock skew; Circuits; Clocks; Clustering algorithms; Design engineering; Propagation delay; Registers; Reliability engineering; Routing; Signal design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4429114
Filename :
4429114
Link To Document :
بازگشت