Title :
Path delay fault testing of ICs with embedded intellectual property blocks
Author :
Nikolos, D. ; Haniotakis, Th ; Vergos, H.T. ; Tsiatouhas, Y.
Author_Institution :
Dept. of Comput. Eng. & Inf., Patras Univ., Greece
Abstract :
In this paper we show that the already known method of using multiplexers for making the inputs and outputs of the embedded blocks accessible by the primary ports of the integrated circuit (IC) can be used for path delay fault testing of the IC. We show that the testing of the IC for path delay faults can be reduced to the testing of each block. Intellectual property (IP) blocks are treated as black boxes. The number of circuit paths that must be tested is almost equal to the sum of the paths that must be tested for each block
Keywords :
VLSI; automatic testing; delays; fault diagnosis; industrial property; integrated circuit testing; logic testing; multiplexing equipment; circuit paths; embedded intellectual property blocks; logic testing; multiplexers; path delay fault testing; primary ports; Circuit faults; Delay effects; Digital signal processing; Integrated circuit testing; Intellectual property; Multiplexing; Production; Semiconductor device testing; Semiconductor devices; Time to market;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 1999. Proceedings
Conference_Location :
Munich
Print_ISBN :
0-7695-0078-1
DOI :
10.1109/DATE.1999.761105