DocumentCode :
2756698
Title :
Test cost efficiency exploration for CMT processors
Author :
Li, Jia ; Hu, Yu ; Li, Xiaowei
Author_Institution :
CAS, Beijing
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
Chip multi-threading (CMT) is an architecture that can achieve overall high performance by exploiting high bandwidth rather than high frequency, thus reduce hardware complexity and power. Test cost of this architecture also can be reduced by efficiently utilizing its communication channel bandwidth during test. Because CMT architectures are designed low-power in nature, its testing should also be conducted under stringent power constraints. This paper discusses these above problems and proposes a cost-efficient test scheme. Experimental results show that our test scheme can achieve very short test time and low test data volume under stringent power constraints with low area overhead.
Keywords :
computer architecture; distributed processing; chip multithreading architectures; chip multithreading processors; communication channel bandwidth; hardware complexity; stringent power constraints; Bandwidth; Computer architecture; Costs; Frequency; Hardware; Laboratories; Network-on-a-chip; Power dissipation; System testing; Thermal management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4429148
Filename :
4429148
Link To Document :
بازگشت