DocumentCode :
2758767
Title :
VLSI thermo-mechanical stress analysis by gradient direction sensor method
Author :
Bougataya, Mohammed ; Lakhsasi, Ahmed ; Massicotte, Daniel
Author_Institution :
Dept. of Comput. Eng., Quebec Univ., Que.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
710
Lastpage :
713
Abstract :
Silicon integrated sensors for thermo-mechanical stress measurement in VLSI (very large scale integration) has been studied extensively in recent years due to the increasing complexity of modern semiconductor devices. As chip size has increased continuously to accommodate more functions in modern integrated circuits (IC) technology, the stress induced in a chip from packaging combined with self heating becomes serious and may result in device degradation, circuit malfunction and even chip cracking. Therefore, for safe operation, it is necessary to construct thermo-mechanical stress monitoring tools to determine the spatial induced stress and study possible alternative heat sources placement or distribution that are capable in reducing level of thermo-mechanical stress. This paper presents VLSI thermo-mechanical stress analysis by gradient direction sensor (GDS). This investigation uses a thermal heat sources emplacement approach to estimate and predict stress and distortion of WSI (wafer scale integration) chip junction. Hence, the geometrical coordinates of the investigated source can be obtained by applying the gradient direction sensors. Then finite element method (FEM) is used to build models to validate thermal peaks prediction by GDS method. In this way we can explore the possibilities to minimize the thermal peaks in the critical areas for packaged BGA (ball grid array) WSI devices. Several considerations guided our study for a judicious placement of different sensors. That will enable us to establish the most homogeneous thermo-mechanical cartography
Keywords :
ball grid arrays; chip-on-board packaging; finite element analysis; sensors; stress measurement; wafer-scale integration; BGA; FEM; IC technology; VLSI; WSI chip junction; alternative heat sources distribution; alternative heat sources placement; ball grid array; chip cracking; circuit malfunction; degradation; finite element method; gradient direction sensor method; modern integrated circuits technology; self heating; semiconductor devices; silicon integrated sensors; spatial induced stress; stress measurement; thermal heat sources emplacement approach; thermal peaks prediction; thermo-mechanical stress analysis; very large scale integration; wafer scale integration chip junction; Integrated circuit packaging; Integrated circuit technology; Semiconductor device packaging; Semiconductor devices; Silicon; Stress measurement; Thermal sensors; Thermal stresses; Thermomechanical processes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557028
Filename :
1557028
Link To Document :
بازگشت