DocumentCode :
2759242
Title :
A PLL based analog core tester
Author :
Rashidzadeh, Rashid ; Miller, William C. ; Ahmadi, Majid
Author_Institution :
Dept. of Electr. & Comput. Eng., Windsor Univ., Ont.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
824
Lastpage :
827
Abstract :
A novel architecture for testing the analog cores of a mixed signal system-on-chip (SoC) has been proposed. A phase locked loop (PLL) has been modified to enable an accurate analog built-in self-test (BIST) capability. The specified phase and amplitude response of the circuit-under-test (CUT) are represented as a test control voltage that determines the lock condition for the PLL based tester. The test control voltage locks the PLL depending on the frequency response of the CUT. Faults are detected either by the PLL not locking or by determining that the locking frequency is not the nominal value for a fault free CUT. The proposed tester has capabilities to test high frequency analog circuits. Experimental results demonstrate the effectiveness of the proposed method
Keywords :
analogue circuits; circuit testing; cores; frequency response; phase locked loops; system-on-chip; PLL based analog core tester; SoC; amplitude response; analog built-in self-test capability; circuit-under-test; frequency response; high frequency analog circuits; mixed signal system-on-chip; phase locked loop; test control voltage; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Frequency response; Phase locked loops; System testing; System-on-a-chip; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557055
Filename :
1557055
Link To Document :
بازگشت