DocumentCode :
2759703
Title :
Signal integrity and scalability study of a novel PoP inter-package system
Author :
Kong, Jackson ; Cheah, Bok Eng ; Periaman, Shanggar ; Ooi, Kooi Chi
Author_Institution :
Intel Microelectron. (M) Sdn Bhd, Bayan Lepas, Malaysia
fYear :
2011
fDate :
19-20 July 2011
Firstpage :
13
Lastpage :
20
Abstract :
A novel enabling technique exploiting interposer approach such as silicon and package interposer [1] in the area of package-on-package (PoP) technology to achieve ultra small form factor packaging solution is presented in this paper. Electrical performance of such interconnect innovation is discussed and pitted against the conventional PoP methods using solder ball connection, as well as the recent developed over-molded interconnection technology. The advantages of the aforementioned silicon and package interposer technology from electrical performance perspective such as signal integrity in terms of impedance matching, noise shielding, electrical return and insertion losses are presented based on 3D passive modeling and simulation data. Device input-output (IO) density and physical scalability as associated with the above inter-package connection systems are also being analyzed and further elaborated. Transient analysis in terms of impulse response and TDR are presented in this paper as well.
Keywords :
electronics packaging; impedance matching; innovation management; PoP inter-package system; electrical return; impedance matching; insertion losses; interconnect innovation; noise shielding; package-on-package technology; signal integrity; signal scalability; Dielectrics; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2011 3rd Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-0145-0
Type :
conf
DOI :
10.1109/ASQED.2011.6111695
Filename :
6111695
Link To Document :
بازگشت