DocumentCode :
2759795
Title :
System level modeling of dynamic reconfigurable system-on-chip
Author :
Suvorova, Elena ; Matveeva, Nadezhda ; Rabin, Alexey ; Rozanov, Valentin
Author_Institution :
St.-Petersburg State Univ. of Aerosp. Instrum., St. Petersburg, Russia
fYear :
2015
fDate :
20-24 April 2015
Firstpage :
222
Lastpage :
229
Abstract :
In this paper methods of dynamically reconfigurable multi-core System-on-chip (SoC) design are discussed, the approaches of system modeling for evaluation of these systems are presented. The dynamically reconfigurable SoC can be developed using the FPGA and the ASIC technologies. The implementations of dynamic reconfiguration using these approaches are essentially different. The system level modeling is used to evaluate the performance of dynamically reconfigured systems in the early stage of their development. The models of dynamically reconfigurable systems have very significant differences from the models of systems without a dynamical reconfiguration. The development of such models may require extensions of existing tools and specification of mechanisms functionality. In this paper the existing tools for SoC system design and the requirements for it to allow modeling of reconfigurable systems are considered. We propose mechanisms for system level modeling of the dynamically reconfigurable Networks-on-Chip (NoC) implemented on the ASIC technology.
Keywords :
field programmable gate arrays; network-on-chip; ASIC technology; FPGA technology; NoC; SoC system design; dynamic reconfiguration; mechanism functionality; network-on-chip; system level modelling; system-on-chip; Field programmable gate arrays; Kernel; Libraries; Process control; Standards; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Open Innovations Association (FRUCT), 2015 17TH Conference of
Conference_Location :
Yaroslavl
ISSN :
2305-7254
Type :
conf
DOI :
10.1109/FRUCT.2015.7117996
Filename :
7117996
Link To Document :
بازگشت