DocumentCode :
2759882
Title :
Binary Turbo Coding with Interblock Memory
Author :
Yeh, Chia-Jung ; Ueng, Yeong-Luh ; Lin, Mao-Chao ; Lu, Ming-Che
Author_Institution :
Graduate Inst. of Commun. Eng., National Taiwan Univ., Taipei
fYear :
2007
fDate :
11-15 March 2007
Firstpage :
77
Lastpage :
82
Abstract :
We investigate the performance of binary codes T constructed from turbo coding with interblock memory. The encoding of T is implemented by serially concatenating a multiplexer, a multilevel delay processor, and a signal mapper to the encoder of a conventional binary turbo code C. With such a construction, in T, there is some irregularity for the code bits in C. To provide more variety of irregularity, we can construct TC which is obtained by passing only a fraction of C through a multilevel delay processor and a signal mapper. We propose iterative decoding between adjacent codewords (IDAC), which provides error performance much better than the iterative decoding within a single codeword (IDSC). Simulation shows that T can have a lower error floor than C for either short or long code length. In some cases, TC can provide better error floors and waterfall regions than C.
Keywords :
binary codes; iterative decoding; turbo codes; IDAC; binary turbo coding; concatenated codes; interblock memory; iterative decoding between adjacent codewords; multilevel delay processor; signal mapper; AWGN; Binary codes; Delay; Floors; Iterative decoding; Modulation coding; Multiplexing; Parity check codes; Signal mapping; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications and Networking Conference, 2007.WCNC 2007. IEEE
Conference_Location :
Kowloon
ISSN :
1525-3511
Print_ISBN :
1-4244-0658-7
Electronic_ISBN :
1525-3511
Type :
conf
DOI :
10.1109/WCNC.2007.20
Filename :
4224265
Link To Document :
بازگشت