DocumentCode :
2760146
Title :
Reliability analysis of digital circuits considering intrinsic noise
Author :
Kleeberger, Veit B. ; Mann, Ulf Schlicht
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
fYear :
2011
fDate :
19-20 July 2011
Firstpage :
167
Lastpage :
173
Abstract :
The scaling of digital CMOS circuits into the nanometer region causes an increase in intrinsic device noise. Existing methods to analyze the impact of noise on circuit performance use analytical estimations based on simplified cell models. In this paper we propose a characterization method for the impact of intrinsic noise based on SPICE simulation. The method considers all major noise sources in integrated circuits and is able to determine the effect of intrinsic noise on circuit reliability. Contrary to existing methods, it is general enough to analyze different logic implementation styles and device technologies. Additionally it is shown that previous methods overestimate the influence of intrinsic noise up to a factor of 4.
Keywords :
CMOS digital integrated circuits; SPICE; integrated circuit reliability; SPICE simulation; digital CMOS circuits; intrinsic noise; reliability analysis; Integrated circuit modeling; Integrated circuit reliability; Integrated circuit noise; SPICE; circuit reliability; digital circuits; thermal noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2011 3rd Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-0145-0
Type :
conf
DOI :
10.1109/ASQED.2011.6111740
Filename :
6111740
Link To Document :
بازگشت