DocumentCode :
2760390
Title :
An approach to code compression for CGRA
Author :
Park, Seongsik ; Choi, Kiyoung
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul, South Korea
fYear :
2011
fDate :
19-20 July 2011
Firstpage :
240
Lastpage :
245
Abstract :
CGRA has been considered to be an attractive architecture for accelerating data-intensive applications due to the performance and flexibility that it can provide. However, the cache memory that stores the configuration code increases the silicon area significantly, making the architecture less attractive. This paper proposes an approach to saving the cache memory space through code compression for CGRA. It is based on the observation that typical configuration code consists of a repetition of same instruction patterns. Experiments with several applications show that the proposed approach reduces the code size by 56% on average and the required cache area by 26% on average and up to 68.6% when the hardware overhead is taken into account.
Keywords :
cache storage; data compression; memory architecture; CGRA; cache memory space saving approach; coarse-grained reconfigurable array; code compression; configuration code; instruction patterns; Arrays; Cache memory; Hardware; Parallel processing; Reduced instruction set computing; VLIW; CGRA; DLP; ILP; code compression; multimedia;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2011 3rd Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-0145-0
Type :
conf
DOI :
10.1109/ASQED.2011.6111753
Filename :
6111753
Link To Document :
بازگشت