DocumentCode :
2760713
Title :
Pre-distortion linearizer using self base bias control circuit
Author :
Shinjo, Shintaro ; Totani, Kazuyuki ; Tokunaga, Hiroyuki ; Mori, Kazutomi ; Suematsu, Noriharu
Author_Institution :
Mitsubishi Electr. Corp., Kamakura
fYear :
2006
fDate :
12-15 Dec. 2006
Firstpage :
879
Lastpage :
882
Abstract :
The pre-distortion linearizer, which is composed of a RF transistor with a self base bias control circuit, is described. By applying the p-MOSFET current mirror circuit to the self base bias control circuit, the linearizer responds the envelope of the modulated signal. The linearizer realizes both positive and negative gain deviations, and compensates the distortion of any PA´s. The GaAs FET power amplifier (PA), which has negative gain deviation, achieves the adjacent channel power leakage ratio (ACLR) improvement of 8.1 dB by using the proposed linearizer for QPSK modulated signal with the chip rate of 3.84 Mc/s. Also, the LDMOS PA, which has positive gain deviation, achieves the ACLR improvement of 8.3 dB.
Keywords :
MOSFET; distortion; quadrature phase shift keying; FET power amplifier; QPSK modulated signal; RF transistor; adjacent channel power leakage ratio; metal-oxide-semiconductor field effect transistor; negative gain deviation; p-MOSFET current mirror circuit; positive gain deviation; predistortion linearizer; quadrature phase shift keying; self base bias control circuit; Automatic control; Communication system control; FETs; Gallium arsenide; Identity-based encryption; Intelligent control; MOSFET circuits; Mirrors; Power generation; Radio frequency; distortion; linearizer; power amplifiers; silicon germanium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference, 2006. APMC 2006. Asia-Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-4-902339-08-6
Electronic_ISBN :
978-4-902339-11-6
Type :
conf
DOI :
10.1109/APMC.2006.4429553
Filename :
4429553
Link To Document :
بازگشت