DocumentCode :
2761940
Title :
Reducing test data volume using external/LBIST hybrid test patterns
Author :
Das, Debaleena ; Touba, Nur A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
2000
fDate :
2000
Firstpage :
115
Lastpage :
122
Abstract :
A common approach for large industrial designs is to use logic built-in self-test (LBIST) followed by test data from an external tester. Because the fault coverage with LBIST alone is not sufficient, there is a need to top-up the fault coverage with additional deterministic test patterns from an external tester. This paper proposes a technique of combining LBIST and deterministic ATPG to form “hybrid test patterns” which merge pseudo-random and deterministic test data. Experiments have been done on the Motorola PowerPCTM microprocessor core to study the proposed hybrid test patterns. Hybrid test patterns provide several advantages: (1) can be applied using STUMPS architecture (Bardell, 82) with a minor modification, (2) significantly reduce external test data stored in tester memory, (3) reduce the number of pseudorandom patterns by orders of magnitude, thus addressing power issues
Keywords :
automatic test pattern generation; built-in self test; logic testing; microprocessor chips; ATPG; Motorola PowerPC microprocessor; STUMPS architecture; deterministic test data; external tester; fault coverage; hybrid test pattern; logic built-in self-test; pseudorandom test data; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Logic design; Logic testing; Manufacturing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2000. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-6546-1
Type :
conf
DOI :
10.1109/TEST.2000.894198
Filename :
894198
Link To Document :
بازگشت