Title :
Design and implementation of efficient FFT processor for multicarrier system
Author :
Wang, Zheng ; Dong, Mingke ; Yuping Zhao
Author_Institution :
Sch. of Electron. Eng. & Comput. Sci., Peking Univ., Beijing
Abstract :
Efficient FFT processor is one of the key components in the implementation of wideband multicarrier communication systems. As programmable logic device (PLD) technology have been developing fast, some large-scale implementation of FFT processor in one FPGA becomes possible. This paper compares the finite word length effect of the decimation in time (DIT) and decimation in frequency (DIF) algorithm, and simplifies the complex multiplication operation in the design of the FFT structure for more general case in which the FFT point is only power of two rather than four. It gives the theoretical delay in one type proposed structure for multicarrier system which is variable point for more general case in which utilization can be raised to 100%. Finally, an efficient FFT processor with system clock 40 MHz and delay 2.7 mus has been implemented in the ALTERA APEX20K-200 hardware platform. It has been analysed and tested to validate its capability in order to meet the need of wideband multicarrier communication system such as IEEE.802.11a
Keywords :
broadband networks; fast Fourier transforms; field programmable gate arrays; FFT processor; FPGA; decimation in frequency; decimation in time; fast Fourier transform; programmable logic device; wideband multicarrier communication systems; Algorithm design and analysis; Clocks; Communication systems; Delay; Field programmable gate arrays; Frequency; Hardware; Large-scale systems; Programmable logic devices; Wideband;
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
Print_ISBN :
0-7803-8885-2
DOI :
10.1109/CCECE.2005.1557237