DocumentCode :
2762570
Title :
A timing verifier and timing profiler for asynchronous circuits
Author :
Karlsen, Per Arne ; Røine, Per Torstein
Author_Institution :
Dept. of Inf., Oslo Univ., Norway
fYear :
1999
fDate :
1999
Firstpage :
13
Lastpage :
23
Abstract :
A system for timing verification and timing profiling of asynchronous circuits is presented. A hierarchical netlist is simulated with an ordinary simulator such as HSPICE. Signal transition information is extracted from the simulation results. The system uses this information and the netlist to compare the circuit to generalized signal transition graph specifications by simulating the flow of tokens in the graphs. If a signal makes a transition that is not allowed by the specification, a timing error has occurred. The flow of tokens in the graph is also used to produce timing statistics for the circuit. Based on these statistics, timing optimization can be done in an iterative design process
Keywords :
SPICE; asynchronous circuits; circuit optimisation; circuit simulation; iterative methods; logic simulation; signal flow graphs; timing; HSPICE; asynchronous circuits; generalized signal transition graph specifications; hierarchical netlist; iterative design process; signal transition information; simulation results; timing error; timing optimization; timing profiler; timing statistics; timing verifier; Analytical models; Asynchronous circuits; Circuit simulation; Circuit synthesis; Delay; Formal specifications; Informatics; Performance analysis; Statistics; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1999. Proceedings., Fifth International Symposium on
Conference_Location :
Barcelona
ISSN :
1522-8681
Print_ISBN :
0-7695-0031-5
Type :
conf
DOI :
10.1109/ASYNC.1999.761519
Filename :
761519
Link To Document :
بازگشت