DocumentCode :
2762666
Title :
Identification of crosstalk switch failures in domino CMOS circuits
Author :
Kundu, Rahul ; Blanton, R.D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
502
Lastpage :
509
Abstract :
Capacitative coupling will become a dominant problem due to increased parasitic capacitance between adjacent wires and faster signal switching rates. The coupling problem is more acute for domino logic circuits since an irreversible gate output transition can result. We present a method to analyze domino circuits for susceptibility to crosstalk failures from a layout-extracted netlist. Specifically, sites in the circuit that may fail due to crosstalk are identified. In addition, failure sites are partitioned into two categories (faults or design errors) based on their likelihood of occurrence in the context of manufacturing variations. The method has been implemented and applied to a dual-rail domino Wallace tree circuit with little loss in accuracy, resulting in a 37X speedup over a full analysis using Hspice
Keywords :
CMOS logic circuits; crosstalk; failure analysis; CMOS domino logic circuit; Wallace tree; capacitative coupling; crosstalk switch failure; layout netlist; parasitic capacitance; Circuit analysis; Circuit faults; Coupling circuits; Crosstalk; Failure analysis; Logic circuits; Parasitic capacitance; Switches; Switching circuits; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2000. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-6546-1
Type :
conf
DOI :
10.1109/TEST.2000.894243
Filename :
894243
Link To Document :
بازگشت