DocumentCode :
2762814
Title :
Digital implementation of hierarchical piecewise-affine controllers
Author :
Baturone, I. ; Martínez-Rodríguez, M.C. ; Brox, P. ; Gersnoviez, A. ; Sánchez-Solano, S.
Author_Institution :
Univ. of Seville, Seville, Spain
fYear :
2011
fDate :
27-30 June 2011
Firstpage :
1497
Lastpage :
1502
Abstract :
This paper proposes the design of hierarchical piecewise-affine (PWA) controllers to alleviate the processing time or prohibitive memory requirements of large controller structures. The constituent PWA modules of the hierarchical solution have fewer inputs and/or coarser partitions, so that they can reduce considerably the hardware resources required and/or the time response of the controller. A design methodology aided by CAD tools is employed to design the parameters of the controller, implement its architecture in an FPGA, and verify the static and dynamic behavior of the digital implementation by applying hardware-in-the-loop testing.
Keywords :
CAD; control engineering computing; control system synthesis; field programmable gate arrays; CAD tools; FPGA; PWA controllers; design; hardware-in-the-loop testing; hierarchical piecewise-affine controllers; prohibitive memory requirements; Approximation methods; Complexity theory; Field programmable gate arrays; Generators; Hardware; Optimal control; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics (ISIE), 2011 IEEE International Symposium on
Conference_Location :
Gdansk
ISSN :
Pending
Print_ISBN :
978-1-4244-9310-4
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISIE.2011.5984382
Filename :
5984382
Link To Document :
بازگشت