DocumentCode :
2763466
Title :
An on-chip low power clock multiplier unit in 0.25 micron technology
Author :
Setu, Meer Tanvir Hossain ; Raju, Gorinta Rama Krishnam ; Weerasekera, Roshan
Author_Institution :
R. Inst. of Technol., Stockholm
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
1735
Lastpage :
1738
Abstract :
A new method to obtain a high frequency clock (1 GHz) from a low frequency reference clock (10 MHz) is presented in this paper. High frequency is achieved using two level sensitive flip-flops. Variable delay lines are used to ensure that the multiplied clock is running in correct frequency. In the newly designed multiplier, the low frequency reference clock itself at every of its falling and rising edge keeps the generated high frequency clock in phase. The clock multiplication is achieved with 82 ps peak-to-peak jitter when the generated clock is 1 GHz and consuming 0.822 mW power from 2.5 volt power supply. The performance of the multiplication unit is tested on PSPICE using BSIM3v3 model parameters in .25 mum CMOS technology
Keywords :
clocks; low-power electronics; multiplying circuits; 0.25 mum; 0.822 mW; 1 GHz; 10 GHz; 2.5 V; 82 ps; CMOS technology; frequency reference clock; on-chip low power clock multiplier; peak-to-peak jitter; variable delay lines; CMOS technology; Clocks; Delay lines; Flip-flops; Frequency; Jitter; Power generation; Power supplies; SPICE; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557318
Filename :
1557318
Link To Document :
بازگشت