DocumentCode :
2763488
Title :
New designs of 14-transistor PPM adder
Author :
Mudassir, Rizwan ; El-Razouk, H. ; Abid, Z. ; Wang, Wei
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Western Ontario, London, Ont.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
1739
Lastpage :
1742
Abstract :
In this paper, we propose improved designs of full adders, known as plus-plus-minus (PPM) adders, for redundant binary (RB) number systems applications. The proposed two PPM adder designs use 14 transistors and are derived from new algorithms. They achieve reduction in the time delay, power consumption, and chip area, compared to currently available designs. Furthermore, the proposed 14-transistor adders have been used to build two efficient designs of on-line radix-2 redundant multipliers. All the proposed designs have been implemented using 0.18 mum CMOS technology. The implementation results show that the proposed PPM adders have significant reduction in both power consumption and time delay compared to the 24-transistor PPM adder
Keywords :
adders; multiplying circuits; network synthesis; redundant number systems; transistor circuits; 0.18 mum; 14-transistor PPM adder; CMOS technology; chip area reduction; full adders; online radix-2 redundant multipliers; plus-plus-minus; power consumption reduction; redundant binary number systems applications; time delay reduction; Adders; Algorithm design and analysis; Application software; Arithmetic; CMOS technology; Circuits; Delay effects; Digital signal processing; Digital systems; Energy consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557319
Filename :
1557319
Link To Document :
بازگشت