Title :
Microprocessor reliability performance as a function of die location for a 0.25 μ, five layer metal CMOS logic process
Author :
Riordan, Walter Carl ; Miller, Russell ; Sherman, John M. ; Hicks, Jeffrey
Author_Institution :
Intel Corp., Chandler, AZ, USA
Abstract :
In this paper, we present the results of multiple correlations between reliability (infant mortality and other reliability metrics) and yield on a die level basis for an advanced microprocessor fabricated using a 0.25 μm, five layer metal CMOS logic process. Traceability information was programmed into each unit; infant mortality of edge die verses center die, effects of unusual sort yield signatures on infant mortality, alternating row effects, and the sources of variability of burn-in failures were investigated. The model with reliability defect density proportional to yield defect density was found to be in excellent agreement with experimental data over a wide range of yield values. The x-y die position yield was found to be an excellent predictor of infant mortality. The variation in infant mortality from wafer to wafer was found to be twice the lot to lot variation, consistent with the large number of single wafer processing tools used on advanced fabrication processes. As the traceability information is part of the standard manufacturing flow, this analysis was performed using a very large 1 million unit sample size. Die near the edge of the wafer were found to have worse reliability than those near the center; certain die locations were particularly poor. Unusual yield signatures at wafer sort often showed the same map of failures in burn-in. The level of resolution possible from a die level analysis also allowed us to identify specific tools and interactions between tools in the fabrication process which were responsible for reliability failures
Keywords :
CMOS logic circuits; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; integrated circuit testing; integrated circuit yield; microprocessor chips; semiconductor process modelling; 0.25 micron; CMOS logic process; IC yield; alternating row effects; burn-in; burn-in failure variability; center die; die level analysis; die level reliability; die location; edge die; fabrication process; fabrication processes; fabrication tools; five layer metal CMOS logic process; infant mortality; infant mortality prediction; lot to lot infant mortality variation; microprocessor; microprocessor reliability; reliability; reliability defect density; reliability failures; reliability metrics; sample size; single wafer processing tools; standard manufacturing flow; traceability; traceability information; wafer sort yield signatures; wafer to wafer infant mortality variation; x-y die position yield; yield defect density; yield model; CMOS logic circuits; CMOS process; CMOS technology; Fabrication; Failure analysis; Fuses; Manufacturing; Microprocessors; Performance analysis; Testing;
Conference_Titel :
Reliability Physics Symposium Proceedings, 1999. 37th Annual. 1999 IEEE International
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5220-3
DOI :
10.1109/RELPHY.1999.761584